8 bit Priority Encoder (dvsdpe\_1v8) spec sheet for 130nm tech node

• Specs released under APACHE LICENSE 2.0

• Please contact Kunal at <a href="mailto:kunalpghosh@gmail.com">kunalpghosh@gmail.com</a> in case of any

doubts.

# Application note for 8 bit Priority Encoder (dvsdpe\_1v8)



https://www.vlsisystemdesign.com/

### dvsdpe\_1v8 preferred dimensions, pin locations and metal layers



Design rules for 130 nm node

| Layer       | Pitch    | Thick  | Aspect<br>Ratio |  |  |
|-------------|----------|--------|-----------------|--|--|
| Isolation   | 345 nm   | 450 nm | -               |  |  |
| Polysilicon | 319 nm   | 160 nm | -               |  |  |
| Metal 1     | 293 nm   | 280 nm | 1.7             |  |  |
| Metal 2     | 425 nm   | 360 nm | 1.7             |  |  |
| Metal 3     | 425 nm   | 360 nm | 1.7             |  |  |
| Metal 4     | 718 nm   | 570 nm | 1.6             |  |  |
| Metal 5     | 1.064 μm | 900 nm | 1.7             |  |  |
| Metal 6     | 1.143 μm | 1.2 μm | 2.1             |  |  |

D7, D6, D5, D4, D3, D2, D1 pins (metal2) – 0.4um x 0.4um

EI, EO, GS, A0, A1, A2 pins (metal2) – 0.4um x 0.4um

VCC, GND pins (metal2) – 1.1um x 0.4um

## dvsdpe\_1v8 operating modes



https://www.vlsisystemdesign.com/

## dvsdpe\_1v8 operating modes



https://www.vlsisystemdesign.com/

# dvsdpe\_1v8 operating modes



Propagation delay  $(t_{PD1}, t_{PD2}) = 190ps - 270ps$ 



Skew (delay between two outputs)

## dvsdpe\_1v8 operating mode



### dvsdpe\_1v8 operating mode (Truth Table)

| Inputs |   |   |   |   |   |   |   | Outputs |   |   |   |   |   |
|--------|---|---|---|---|---|---|---|---------|---|---|---|---|---|
| Ε      | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7       | А | Α | Α | G | Ε |
|        |   |   |   |   |   |   |   |         | 2 | 1 | 0 | S | 0 |
| Н      | Χ | X | X | X | X | X | X | X       | Н | Н | Н | Н | Н |
| L      | Н | Н | Н | Н | Н | Н | Н | Н       | Н | Н | Н | Н | L |
| L      | Χ | X | X | X | X | X | X | L       | L | L | L | L | Н |
| L      | Χ | Χ | Χ | Χ | X | X | L | Н       | L | L | Н | L | Н |
| L      | Χ | Χ | Χ | Χ | Χ | L | Н | Н       | L | Н | L | L | Н |
| L      | Χ | Χ | Χ | Χ | L | Н | Н | Н       | L | Н | Н | L | Н |
| L      | Χ | Χ | Χ | L | Н | Н | Н | Н       | Н | L | L | L | Н |
| L      | Χ | Χ | L | Н | Н | Н | Н | Н       | Н | L | Н | L | Н |
| L      | Χ | L | Н | Н | Н | Н | Н | Н       | Н | Н | L | L | Н |
| L      | L | Н | Н | Н | Н | Н | Н | Н       | Н | Н | Н | L | Н |



## dvsdpe\_1v8 operating mode (Notes)

- CL includes probe and test-fixture capacitance.
- Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, ZO = 50  $\Omega$ , tr = 6 ns, tf = 6 ns.
- The outputs are measured one at a time, with one input transition per measurement.

# dvsdpe\_1v8 absolute rating

- Wide Operating Voltage Range of 1.8v
- Low Power Consumption, 50-μA Max ICC
- Typical Propagation delay,  $t_{PD}$ : 190ps 270ps
- ± 2mA Output Drive at 1.8 V
- Low Input Current of <1 μA Max
- Encode Eight Data Lines to 3-Line Binary (Octal)
- Applications Include: n-Bit Encoding & Code Converters and Generators